Àû²©¡¤(¼¯ÍÅ)ÓÐÏÞ¹«Ë¾¹ÙÍø

λÖãºCY7C1512KV18-333BZXC > CY7C1512KV18-333BZXCÏêÇé

CY7C1512KV18-333BZXCÖÐÎÄ×ÊÁÏ

³§¼ÒÐͺÅ

CY7C1512KV18-333BZXC

Îļþ´óС

814.94Kbytes

Ò³ÃæÊýÁ¿

30Ò³

¹¦ÄÜÃèÊö

72-Mbit QDR-II SRAM 2-Word Burst Architecture

¾²Ì¬Ëæ»ú´æÈ¡´æ´¢Æ÷ 72MB(4Mx18) 1.8v 333MHz QDR II ¾²Ì¬Ëæ»ú´æÈ¡´æ´¢Æ÷

Êý¾ÝÊÖ²á

Ô­³§ÏÂÔØÏÂÔصØÖ·Ò»ÏÂÔصØÖ·¶þµ½Ô­³§ÏÂÔØ

Éú²ú³§ÉÌ

CypressSemiconductor

¼ò³Æ

Cypress¡¾ÈüÆÕÀ­Ë¹¡¿

ÖÐÎÄÃû³Æ

ÈüÆÕÀ­Ë¹°ëµ¼Ì幫˾¹ÙÍø

LOGO

CY7C1512KV18-333BZXCÊý¾ÝÊÖ²á¹æ¸ñÊéPDFÏêÇé

Functional Description

The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and CY7C1514KV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to ¡°turnaround¡± the data bus that exists with common I/O devices.

Features

¡ö Separate Independent Read and Write Data Ports

? Supports concurrent transactions

¡ö 333 MHz Clock for High Bandwidth

¡ö 2-word Burst on all Accesses

¡ö Double Data Rate (DDR) Interfaces on both Read and Write Ports (data transferred at 666 MHz) at 333 MHz

¡ö Two Input Clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

¡ö Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

¡ö Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

¡ö Single Multiplexed Address Input bus latches Address Inputs for both Read and Write Ports

¡ö Separate Port Selects for Depth Expansion

¡ö Synchronous internally Self-timed Writes

¡ö QDR?-II operates with 1.5 Cycle Read Latency when DOFF is asserted HIGH

¡ö Operates similar to QDR-I Device with 1 Cycle Read Latency when DOFF is asserted LOW

¡ö Available in x8, x9, x18, and x36 Configurations

¡ö Full Data Coherency, providing Most Current Data

¡ö Core VDD = 1.8V (¡À0.1V); IO VDDQ = 1.4V to VDD

? Supports both 1.5V and 1.8V IO supply

¡ö Available in 165-ball FBGA Package (13 x 15 x 1.4 mm)

¡ö Offered in both Pb-free and non Pb-free Packages

¡ö Variable Drive HSTL Output Buffers

¡ö JTAG 1149.1 Compatible Test Access Port

¡ö Phase Locked Loop (PLL) for Accurate Data Placement

CY7C1512KV18-333BZXC²úÆ·ÊôÐÔ

  • ÀàÐÍ

    ÃèÊö

  • ÐͺÅ

    CY7C1512KV18-333BZXC

  • ¹¦ÄÜÃèÊö

    ¾²Ì¬Ëæ»ú´æÈ¡´æ´¢Æ÷ 72MB(4Mx18) 1.8v 333MHz QDR II ¾²Ì¬Ëæ»ú´æÈ¡´æ´¢Æ÷

  • RoHS

    ·ñ

  • ÖÆÔìÉÌ

    Cypress Semiconductor

  • ´æ´¢ÈÝÁ¿

    16 Mbit

  • ×éÖ¯

    1 M x 16

  • ·ÃÎÊʱ¼ä

    55 ns

  • µçÔ´µçѹ-×î´ó

    3.6 V

  • µçÔ´µçѹ-×îС

    2.2 V

  • ×î´ó¹¤×÷µçÁ÷

    22 uA

  • ×î´ó¹¤×÷ζÈ

    + 85 C

  • ×îС¹¤×÷ζÈ

    - 40 C

  • °²×°·ç¸ñ

    SMD/SMT

  • ·â×°/ÏäÌå

    TSOP-48

  • ·â×°

    Tray

CY7C1512KV18-333BZXC¹©Ó¦ÉÌ...

¸üÐÂʱ¼ä£º2025-3-21 16:19:00
¹©Ó¦ÉÌ ÐͺŠƷÅÆ ÅúºÅ ·â×° ¿â´æ ±¸×¢ ¼Û¸ñ
ÉîÛÚÊÐÒã´´ÌÚµç×ӿƼ¼ÓÐÏÞ¹«Ë¾
CY7C1512KV18-333BZXC
Cypress
165-FBGA
6300
CypressÒ»¼¶·ÖÏú,Ô­×°Ô­ºÐÔ­°ü×°!
ÉîÛÚÊпƺãΰҵµç×ÓÓÐÏÞ¹«Ë¾
CY7C1512KV18-333BZXC
CYPRESS
2016+
FBGA165
3526
¼ÙÒ»·£Ê®½ø¿ÚÔ­×°ÏÖ»õÔ­ÅÌÔ­±ê!
ÉîÛÚÊлªî£Ð¾¿Æ¼¼ÓÐÏÞ¹«Ë¾
CY7C1512KV18-333BZXC
CYPRESS
24+
165FBGA
4568
È«ÐÂÔ­³§Ô­×°£¬½ø¿ÚÕýÆ·ÏÖ»õ£¬Õý¹æÇþµÀ¿Éº¬Ë°£¡£¡
ÉîÛÚÊÐÐ˲ӿƼ¼ÓÐÏÞ¹«Ë¾
CY7C1512KV18-333BZXC
CYPRESS
24+
165-FPBGA
3155
Ô­×°ÏÖ»õ
ÉîÛÚÊпÆÓêµç×ÓÓÐÏÞ¹«Ë¾
CY7C1512KV18-333BZXC
CYPRESS
20+
BGA-165
36
¾ÍÕÒÎÒ°É!--ÑûÄúÌåÑéÓä¿ìÎʹºÔª¼þ!
ÉîÛÚÊйÚÒÚͨ¿Æ¼¼ÓÐÏÞ¹«Ë¾
CY7C1512KV18-333BZXC
Cypress
21+
25000
Ô­³§Ô­°ü ÉîÛÚÏÖ»õ Ö÷´òÆ·ÅÆ ¼ÙÒ»Åâ°Ù ¿É¿ªÆ±!
ÉîÛÚÊÐÍú²Æ°ëµ¼ÌåÓÐÏÞ¹«Ë¾
CY7C1512KV18-333BZXC
Cypress
23+
22500
ÉîÛÚÊдï¶÷¿Æ¼¼ÓÐÏÞ¹«Ë¾
CY7C1512KV18-333BZXC
Cypress
24+
N/A
136
Ô­×°Ô­×°Ô­×°
ÉîÛÚÊÐÄÉî£Ë¹µç×ӿƼ¼ÓÐÏÞ¹«Ë¾
CY7C1512KV18-333BZXC
Cypress
30000
Ô­×°ÏÖ»õ,Ö§³Öʵµ¥
ÉîÛÚÊи߽Ýо³Ç¿Æ¼¼ÓÐÏÞ¹«Ë¾
CY7C1512KV18-333BZXC
CYPRESS(ÈüÆÕÀ­Ë¹)
23+
LBGA165
7350
ÏÖ»õ¹©Ó¦,µ±Ìì¿É½»»õ!Ãâ·ÑËÍÑù,Ô­³§¼¼ÊõÖ§³Ö!!!

CY7C1512KV18-333BZXC ¼Û¸ñ

²Î¿¼¼Û¸ñ£º£¤919.8667

ÐͺÅ£ºCY7C1512KV18-333BZXC Æ·ÅÆ£ºCynergy 3 ±¸×¢£ºÕâÀïÓÐCY7C1512KV18-333BZXC¶àÉÙÇ®£¬2025Äê×î½ü7Ìì×ßÊÆ£¬½ñÈÕ³ö¼Û£¬½ñÈÕ¾º¼Û£¬CY7C1512KV18-333BZXCÅú·¢/²É¹º±¨¼Û£¬CY7C1512KV18-333BZXCÐÐÇé×ßÊÆÏúÊÛÅÅÅÅ°ñ£¬CY7C1512KV18-333BZXC±¨¼Û¡£

CY7C1512KV18-333BZXC ²úÆ·Ïà¹ØÐͺÅ

  • 820LQA2SS1R
  • 820LQB1SS1R
  • 820LRB1SS1R
  • A2S1ASP24VDC1.6D1
  • A2S1CCP24VDC1.6D1
  • A702
  • ACA5-20PC
  • ACA5-20PC-2-AC1-RL-C
  • AED36US13
  • AED36US48
  • AEH15US03
  • AEH15US05
  • AEH15US36
  • AEH45US30
  • AEL15US08
  • AEL15US48
  • AEP06US12
  • CEA10-103-Z201
  • CEA10-104-B201
  • CEA10-1R0-B201
  • CTE8P01GE4
  • CTEM70010AG6
  • CTEM70025AG6
  • CTEM7N025GG6
  • CY7C1511KV18-333BZI
  • CY7C1512KV18-333BZC
  • CY7C1514KV18-333BZC
  • CY7C1515KV18-333BZI
  • CY7C1526KV18-333BZI
  • CY8C28413

CypressÏà¹Øµç·ͼ

  • CYRUSTEK
  • CYSTEKEC
  • CYT
  • DACHANG
  • DACO
  • DAESAN
  • DAEWOO
  • DAHUA
  • DAICO
  • Dallas
  • DANFOSS
  • DANISENSE

CypressSemiconductor ÈüÆÕÀ­Ë¹°ëµ¼Ì幫˾

ÖÐÎÄ×ÊÁÏ: 40814Ìõ

Cypress SemiconductorÊÇÒ»¼Ò×ܲ¿Î»ÓÚÃÀ¹ú¼ÓÖÝÊ¥¿ËÀ­À­µÄ°ëµ¼Ì幫˾£¬ÏÖΪInfineon TechnologiesÆìÏÂÒ»²¿·Ö¡£¸Ã¹«Ë¾³ÉÁ¢ÓÚ1982Ä꣬ÊÇÒ»¼Òרҵ´ÓÊ°뵼Ìå½â¾ö·½°¸¿ª·¢µÄ¹«Ë¾¡£ Cypress SemiconductorÖ÷ÒªÖÂÁ¦ÓÚÌṩ¹ã·ºµÄ°ëµ¼Ìå²úÆ·£¬°üÀ¨Î¢¿ØÖÆÆ÷¡¢´æ´¢Æ÷¡¢Ê±ÖÓºÍÊý¾Ý´«Êä²úÆ·¡¢½Ó¿Ú½â¾ö·½°¸¡¢Ä£ÄâºÍ»ìºÏÐźŲúÆ·µÈ¡£ÕâЩ²úÆ·±»¹ã·ºÓ¦ÓÚÏû·Ñµç×Ó¡¢Í¨ÐÅ¡¢¹¤Òµ¡¢Æû³µµÈÁìÓò¡£ ¹«Ë¾ÔÚ¼¼Êõ´´ÐºͲúÆ·Ñз¢·½Ãæ¾ßÓÐÁìÏȵØ룬ÖÂÁ¦ÓÚÌṩÐÔÄÜ׿Խ¡¢¸ßÖÊÁ¿µÄ½â¾ö·½°¸¡£³ýÁ˲úÆ·Ö®Í⣬Cypress Semiconductor»¹Ìṩ¼¼ÊõÖ§³Ö¡¢·½°¸¶¨ÖƺÍÈ«·½Î»µÄ·þÎñ£¬ÒÔÂú×ã¿Í

¡¾ÍøÕ¾µØͼ¡¿¡¾sitemap¡¿