利博·(集团)有限公司官网




位置:AM3357BZCZA80 > AM3357BZCZA80详情

AM3357BZCZA80中文资料

厂家型号

AM3357BZCZA80

文件大小

3662.31Kbytes

页面数量

256

功能描述

AM335x Sitara? Processors

微处理器 - MPU ARM Cortex-A8 MPU

数据手册

下载地址一下载地址二到原厂下载

生产厂商

Texas Instruments

简称

TI1德州仪器

中文名称

官网

LOGO

AM3357BZCZA80数据手册规格书PDF详情

1.1 Features 1

? Up to 1-GHz Sitara? ARM? Cortex?-A8 32?Bit

RISC Processor

– NEON? SIMD Coprocessor

– 32KB of L1 Instruction and 32KB of Data Cache

With Single-Error Detection (Parity)

– 256KB of L2 Cache With Error Correcting Code

(ECC)

– 176KB of On-Chip Boot ROM

– 64KB of Dedicated RAM

– Emulation and Debug - JTAG

– Interrupt Controller (up to 128 Interrupt

Requests)

? On-Chip Memory (Shared L3 RAM)

– 64KB of General-Purpose On-Chip Memory

Controller (OCMC) RAM

– Accessible to All Masters

– Supports Retention for Fast Wakeup

? External Memory Interfaces (EMIF)

– mDDR(LPDDR), DDR2, DDR3, DDR3L

Controller:

– mDDR: 200-MHz Clock (400-MHz Data Rate)

– DDR2: 266-MHz Clock (532-MHz Data Rate)

– DDR3: 400-MHz Clock (800-MHz Data Rate)

– DDR3L: 400-MHz Clock (800-MHz Data

Rate)

– 16-Bit Data Bus

– 1GB of Total Addressable Space

– Supports One x16 or Two x8 Memory Device

Configurations

– General-Purpose Memory Controller (GPMC)

– Flexible 8-Bit and 16-Bit Asynchronous

Memory Interface With up to Seven Chip

Selects (NAND, NOR, Muxed-NOR, SRAM)

– Uses BCH Code to Support 4-, 8-, or 16-Bit

ECC

– Uses Hamming Code to Support 1-Bit ECC

– Error Locator Module (ELM)

– Used in Conjunction With the GPMC to

Locate Addresses of Data Errors from

Syndrome Polynomials Generated Using a

BCH Algorithm

– Supports 4-, 8-, and 16-Bit per 512-Byte

Block Error Location Based on BCH

Algorithms

? Programmable Real-Time Unit Subsystem and

Industrial Communication Subsystem (PRU-ICSS)

– Supports Protocols such as EtherCAT?,

PROFIBUS, PROFINET, EtherNet/IP?, and

More

– Two Programmable Real-Time Units (PRUs)

– 32-Bit Load/Store RISC Processor Capable

of Running at 200 MHz

– 8KB of Instruction RAM With Single-Error

Detection (Parity)

– 8KB of Data RAM With Single-Error Detection

(Parity)

– Single-Cycle 32-Bit Multiplier With 64-Bit

Accumulator

– Enhanced GPIO Module Provides Shift-

In/Out Support and Parallel Latch on External

Signal

– 12KB of Shared RAM With Single-Error

Detection (Parity)

– Three 120-Byte Register Banks Accessible by

Each PRU

– Interrupt Controller (INTC) for Handling System

Input Events

– Local Interconnect Bus for Connecting Internal

and External Masters to the Resources Inside

the PRU-ICSS

– Peripherals Inside the PRU-ICSS:

– One UART Port With Flow Control Pins,

Supports up to 12 Mbps

– One Enhanced Capture (eCAP) Module

– Two MII Ethernet Ports that Support Industrial

Ethernet, such as EtherCAT

– One MDIO Port

Power, Reset, and Clock Management (PRCM)

Module

– Controls the Entry and Exit of Stand-By and

Deep-Sleep Modes

– Responsible for Sleep Sequencing, Power

Domain Switch-Off Sequencing, Wake-Up

Sequencing, and Power Domain Switch-On

Sequencing

– Clocks

– Integrated 15- to 35-MHz High-Frequency

Oscillator Used to Generate a Reference

Clock for Various System and Peripheral

Clocks

– Supports Individual Clock Enable and Disable

Control for Subsystems and Peripherals to

Facilitate Reduced Power Consumption

– Five ADPLLs to Generate System Clocks

(MPU Subsystem, DDR Interface, USB and

Peripherals [MMC and SD, UART, SPI, I2C],

L3, L4, Ethernet, GFX [SGX530], LCD Pixel

Clock)

– Power

– Two Nonswitchable Power Domains (Real-

Time Clock [RTC], Wake-Up Logic

[WAKEUP])

– Three Switchable Power Domains (MPU

Subsystem [MPU], SGX530 [GFX],

Peripherals and Infrastructure [PER])

– Implements SmartReflex? Class 2B for Core

Voltage Scaling Based On Die Temperature,

Process Variation, and Performance

(Adaptive Voltage Scaling [AVS])

– Dynamic Voltage Frequency Scaling (DVFS)

? Real-Time Clock (RTC)

– Real-Time Date (Day-Month-Year-Day of Week)

and Time (Hours-Minutes-Seconds) Information

– Internal 32.768-kHz Oscillator, RTC Logic and

1.1-V Internal LDO

– Independent Power-on-Reset

(RTC_PWRONRSTn) Input

– Dedicated Input Pin (EXT_WAKEUP) for

External Wake Events

– Programmable Alarm Can be Used to Generate

Internal Interrupts to the PRCM (for Wakeup) or

Cortex-A8 (for Event Notification)

– Programmable Alarm Can be Used With

External Output (PMIC_POWER_EN) to Enable

the Power Management IC to Restore Non-RTC

Power Domains

? Peripherals

– Up to Two USB 2.0 High-Speed DRD (Dual-

Role Device) Ports With Integrated PHY

– Up to Two Industrial Gigabit Ethernet MACs (10,

100, 1000 Mbps)

– Integrated Switch

– Each MAC Supports MII, RMII, RGMII, and

MDIO Interfaces

– Ethernet MACs and Switch Can Operate

Independent of Other Functions

– IEEE 1588v1 Precision Time Protocol (PTP)

– Up to Two Controller-Area Network (CAN) Ports

– Supports CAN Version 2 Parts A and B

– Up to Two Multichannel Audio Serial Ports

(McASPs)

– Transmit and Receive Clocks up to 50 MHz

– Up to Four Serial Data Pins per McASP Port

With Independent TX and RX Clocks

– Supports Time Division Multiplexing (TDM),

Inter-IC Sound (I2S), and Similar Formats

– Supports Digital Audio Interface Transmission

(SPDIF, IEC60958-1, and AES-3 Formats)

– FIFO Buffers for Transmit and Receive (256

Bytes)

– Up to Six UARTs

– All UARTs Support IrDA and CIR Modes

– All UARTs Support RTS and CTS Flow

Control

– UART1 Supports Full Modem Control

– Up to Two Master and Slave McSPI Serial

Interfaces

– Up to Two Chip Selects

– Up to 48 MHz

– Up to Three MMC, SD, SDIO Ports

– 1-, 4- and 8-Bit MMC, SD, SDIO Modes

– MMCSD0 has Dedicated Power Rail for 1.8?V

or 3.3-V Operation

– Up to 48-MHz Data Transfer Rate

– Supports Card Detect and Write Protect

– Complies With MMC4.3, SD, SDIO 2.0

Specifications

– Up to Three I2C Master and Slave Interfaces

– Standard Mode (up to 100 kHz)

– Fast Mode (up to 400 kHz)

– Up to Four Banks of General-Purpose I/O

(GPIO) Pins

– 32 GPIO Pins per Bank (Multiplexed With

Other Functional Pins)

– GPIO Pins Can be Used as Interrupt Inputs

(up to Two Interrupt Inputs per Bank)

– Up to Three External DMA Event Inputs that can

Also be Used as Interrupt Inputs

– Eight 32-Bit General-Purpose Timers

– DMTIMER1 is a 1-ms Timer Used for

Operating System (OS) Ticks

– DMTIMER4–DMTIMER7 are Pinned Out

– One Watchdog Timer

– SGX530 3D Graphics Engine

– Tile-Based Architecture Delivering up to 20

Million Polygons per Second

– Universal Scalable Shader Engine (USSE) is

a Multithreaded Engine Incorporating Pixel

and Vertex Shader Functionality

– Advanced Shader Feature Set in Excess of

Microsoft VS3.0, PS3.0, and OGL2.0

– Industry Standard API Support of Direct3D

Mobile, OGL-ES 1.1 and 2.0, and OpenMax

– Fine-Grained Task Switching, Load

Balancing, and Power Management

– Advanced Geometry DMA-Driven Operation

for Minimum CPU Interaction

– Programmable High-Quality Image Anti-

Aliasing

– Fully Virtualized Memory Addressing for OS

Operation in a Unified Memory Architecture

– LCD Controller

– Up to 24-Bit Data Output; 8 Bits per Pixel

(RGB)

– Resolution up to 2048 × 2048 (With

Maximum 126-MHz Pixel Clock)

– Integrated LCD Interface Display Driver

(LIDD) Controller

– Integrated Raster Controller

– Integrated DMA Engine to Pull Data from the

External Frame Buffer Without Burdening the

Processor via Interrupts or a Firmware Timer

– 512-Word Deep Internal FIFO

– Supported Display Types:

– Character Displays - Uses LIDD Controller

to Program these Displays

– Passive Matrix LCD Displays - Uses LCD

Raster Display Controller to Provide

Timing and Data for Constant Graphics

Refresh to a Passive Display

– Active Matrix LCD Displays - Uses

External Frame Buffer Space and the

Internal DMA Engine to Drive Streaming

Data to the Panel

– 12-Bit Successive Approximation Register

(SAR) ADC

– 200K Samples per Second

– Input can be Selected from any of the Eight

Analog Inputs Multiplexed Through an 8:1

Analog Switch

– Can be Configured to Operate as a 4-Wire, 5-

Wire, or 8-Wire Resistive Touch Screen

Controller (TSC) Interface

– Up to Three 32-Bit eCAP Modules

– Configurable as Three Capture Inputs or

Three Auxiliary PWM Outputs

– Up to Three Enhanced High-Resolution PWM

Modules (eHRPWMs)

– Dedicated 16-Bit Time-Base Counter With

Time and Frequency Controls

– Configurable as Six Single-Ended, Six Dual-

Edge Symmetric, or Three Dual-Edge

Asymmetric Outputs

– Up to Three 32-Bit Enhanced Quadrature

Encoder Pulse (eQEP) Modules

? Device Identification

– Contains Electrical Fuse Farm (FuseFarm) of

Which Some Bits are Factory Programmable

– Production ID

– Device Part Number (Unique JTAG ID)

– Device Revision (Readable by Host ARM)

? Debug Interface Support

– JTAG and cJTAG for ARM (Cortex-A8 and

PRCM), PRU-ICSS Debug

– Supports Device Boundary Scan

– Supports IEEE 1500

? DMA

– On-Chip Enhanced DMA Controller (EDMA) has

Three Third-Party Transfer Controllers (TPTCs)

and One Third-Party Channel Controller

(TPCC), Which Supports up to 64

Programmable Logical Channels and Eight

QDMA Channels. EDMA is Used for:

– Transfers to and from On-Chip Memories

– Transfers to and from External Storage

(EMIF, GPMC, Slave Peripherals)

? Inter-Processor Communication (IPC)

– Integrates Hardware-Based Mailbox for IPC and

Spinlock for Process Synchronization Between

Cortex-A8, PRCM, and PRU-ICSS

– Mailbox Registers that Generate Interrupts

– Four Initiators (Cortex-A8, PRCM, PRU0,

PRU1)

– Spinlock has 128 Software-Assigned Lock

Registers

? Security

– Crypto Hardware Accelerators (AES, SHA,

RNG)

– Secure Boot (optional; requires custom part

engagement with TI)

? Boot Modes

– Boot Mode is Selected Through Boot

Configuration Pins Latched on the Rising Edge

of the PWRONRSTn Reset Input Pin

? Packages:

– 298-Pin S-PBGA-N298 Via Channel Package

(ZCE Suffix), 0.65-mm Ball Pitch

– 324-Pin S-PBGA-N324 Package

(ZCZ Suffix), 0.80-mm Ball Pitch

1.2 Applications

? Gaming Peripherals

? Home and Industrial Automation

? Consumer Medical Appliances

? Printers

? Smart Toll Systems

? Connected Vending Machines

? Weighing Scales

? Educational Consoles

? Advanced Toys

1.3 Description

The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image,

graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The

devices support high-level operating systems (HLOS). Processor SDK Linux? and TI-RTOS are available

free of charge from TI.

The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief

description of each follows:

The contains the subsystems shown in the Functional Block Diagram and a brief description of each

follows:

The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR

SGX? Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming

effects.

The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater

efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols

such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others.

Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all

system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized

data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor

cores of SoC.

AM3357BZCZA80产品属性

  • 类型

    描述

  • 型号

    AM3357BZCZA80

  • 功能描述

    微处理器 - MPU ARM Cortex-A8 MPU

  • RoHS

  • 制造商

    Atmel

  • 处理器系列

    SAMA5D31

  • 核心

    ARM Cortex A5

  • 数据总线宽度

    32 bit

  • 最大时钟频率

    536 MHz

  • 程序存储器大小

    32 KB 数据 RAM

  • 大小

    128 KB

  • 接口类型

    CAN, Ethernet, LIN, SPI,TWI, UART, USB

  • 工作电源电压

    1.8 V to 3.3 V

  • 最大工作温度

    + 85 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    FBGA-324

AM3357BZCZA80供应商...

更新时间:2025-3-15 14:14:00
供应商 型号 品牌 批号 封装 库存 备注 价格
中天科工半导体(深圳)有限公司
AM3357BZCZA80
Texas Instruments
24+
NA
16582
TI优势主营型号-原装正品
深圳市毅创辉电子科技有限公司
AM3357BZCZA80
TI
23+
324-LFBGA
16000
TI现货商!原装正品!
贸泽芯城(深圳)电子科技有限公司
AM3357BZCZA80
TI(德州仪器)
23+
N/A
12000
一级代理,专注军工、汽车、医疗、工业、新能源、电力
深圳市勤思达科技有限公司
AM3357BZCZA80
TI
21+
PBGA-324
10000
勤思达只做原装 现货库存 支持支持实单
深圳市高捷芯城科技有限公司
AM3357BZCZA80
TI(德州仪器)
23+
PBGA-324
7168
原厂可订货,技术支持,直接渠道。可签保供合同
深圳市得捷芯城科技有限公司
AM3357BZCZA80
TI(德州仪器)
23+
PBGA-324
11436
正规渠道,免费送样。支持账期,BOM一站式配齐
深圳市诺美思科技有限公司
AM3357BZCZA80
Texas Instruments
2年内批号
324-NFBGA(15x15)
4800
只供原装进口公司现货+可订货
深圳市禾兴威科技有限公司
AM3357BZCZA80
TI/德州仪器
23+
NFBGA324
6800
原装正品,支持实单
柒号芯城电子商务(深圳)有限公司
AM3357BZCZA80
TI
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
深圳市振宏微科技有限公司
AM3357BZCZA80
TI
23+
NA
10826
专做原装正品,假一罚百!

AM3357BZCZA80 价格

参考价格:¥124.6464

型号:AM3357BZCZA80 品牌:TI 备注:这里有AM3357BZCZA80多少钱,2025年最近7天走势,今日出价,今日竞价,AM3357BZCZA80批发/采购报价,AM3357BZCZA80行情走势销售排排榜,AM3357BZCZA80报价。

AM3357BZCZA80 产品相关型号

  • 45484
  • AD8002ARM-EBZ
  • AM3357BZCZA30
  • AM3357BZCZA60
  • CSR2512GK1R00-HP
  • CSR2512GKR350-HP
  • CSR2512GT51L0-HP
  • CSR2512GTR350-HP
  • FIT-105-1/16
  • FIT-105-1/2
  • FIT-105-1-1/2
  • FIT-105-1-1-2
  • FIT-105-1-16
  • KWCELNM3.T1
  • KWCELNM3.T1-S3S7-4L14L2-0
  • MBR1645CT
  • PCD-02013-0C
  • PCD-02013-0E
  • PCD-02013-0K
  • PCD-02019-0C
  • RRA32M3EERGN
  • RRA32M3EERHN
  • RRA32M3EERLN
  • RRA32M3EERNN
  • RS3B
  • TRG22F5EEYLN
  • TRG23F2EEYLN
  • TRG23F2EEYNN
  • VOL-OCK6-S
  • VOL-OCK6-SB

TI1相关电路图

  • TIANBO
  • TIMEGUARD
  • TIMES
  • TIMOTION
  • TIP
  • TITAN
  • TITANMEC
  • TKP
  • TKPLUSEMI
  • TM
  • TMT
  • TNK

Texas Instruments

中文资料: 190351条

德州仪器(Texas Instruments),简称TI,是全球领先的半导体公司,为现实世界的信号处理提供创新的数字信号处理(DSP)及模拟器件技术。除半导体业务外,还提供包括传感与控制、教育产品和数字光源处理解决方案。TI总部位于美国德克萨斯州的达拉斯,并在25多个国家设有制造、设计或销售机构。德州仪器是推动互联网时代不断发展的半导体引擎,作为实时技术的领导者,TI正在快速发展,在无线与宽带接入等大型市场及数码相机和数字音频等新兴市场方面,凭借性能卓越的半导体解决方案不断推动着互联网时代的前进步伐。TI预想未来世界的方方面面都渗透着TI产品的点点滴滴,每个电话、每次上网、拍的每张照片、听的每

【网站地图】【sitemap】