位置:TC358860XBG > TC358860XBG详情
TC358860XBG中文资料
TC358860XBG数据手册规格书PDF详情
Features
● TC358860XBG follows the following standards:
? MIPI Alliance Specification for Display Serial
Interface (DSI) version 1.1, Nov 22 2011
? MIPI Alliance Specification for D-PHY Version
1.1, Nov 7 2011
? VESA DisplayPort Standard version 1.2a, May
23 2012.
? VESA Embedded DisplayPort Standard version
1.4 Feb. 28 2013
● eDP Sink (Receiver)
? Bit Rate @ 1.62, 2.16, 2.7, 3.24, 4.32 or
5.4Gbps, Voltage Swing @0.2 to 1.2 V, Pre-
Emphasis Level @3.5dB.
? There are four lanes available in eDP main Link,
which can operate in 1-, 2- or 4-lane
configuration.
? Support Single-Stream Transport (SST), not
multi-Stream Transport (MST)
? Capable of Full and Fast Link Training
? AUX channel with nominal bit rate at 1 Mbps.
? Video input data formats supported: RGB666
and RGB888
? Absolute maximum pixel rate is 600 Mpixel/s.
? Support Alternate Scrambler Seed Reset
(ASSR) is used for content protection, Does not
support HDCP encryption.
- System designer can connect ASSR_Disable
Pad to GND, which prevents eDPTx (Source
device) to disable ASSR mode TC358860XBG.
- In order words, when ASSR_Disable Pad is
grounded, the Source device cannot clear the
ALTERNATE_SCRAMBER_RESET_ENABLE
bit of the eDP_CONFIGURATION_SET register
(DPCD Address 0010Ah, bit 0) to 0.
? No audio SDP, Multi-touch and Backlight DPCD
registers support
? Support REFCLK from 24 , 25, 26 and 27MHz.
● DSI Transmitter
? Dual 4-Data Lane DSI Links with Bi-direction
support at Data Lane 0. Each link can be used in
1-, 2-, 3- or 4-data lane configuration. Maximum
speed at 1.0 Gbps/lane.
? No deep color support, Video input data formats:
RGB666 and RGB888
- TC358860XBG performs dithering for RGB888
video stream to RGB666 panel
- TC358860XBG appends MSB bits of RGB666
video stream (RGB[5:0] ? {RGB[5:0],
RGB[5:4]) to RGB888 panel
? Interlaced video mode is not supported.
? Dual links with Left-Right split: DSI0 carries the
left half data of eDP Rx video stream and DSI1
carries the right one
- DSI0 can be assigned/programmed to either
DSITx port.
- The maximum length of each half is limited to
2048-pixel plus up to 32-pixel overlap.
- The skew (DSI1 delay w.r.t. to DSI0) between
DSI0 and DSI1 can be programmed by register
? Provide path for eDP host/transmitter to control
TC358860XBG and its attached panel.
? Built in Color Bar Generator to verify Dual DSI
link without eDPRx input.
? DSITx operates in video mode when video
stream is continuously received at eDPRx port.
● Video function
? Compression engine : 2 to 1 compression for
4k2k resolution
? Magic square
? Color bar output for debug
● I2C Slave Port
? Support for normal (100 kHz), fast (400 kHz or 1
MHz, if SysClk is running at 25 MHz) modes.
? External I2C master can access TC358860XBG
internal and DPCD registers and read/write DSI
panel register (via DSI link).
? Address auto increment is supported.
? TC358860XBG Slave Port address is 0x68,
(binary 1101_000x) where x = 1 for read and x =
0 for write. The slave address can be changed to
0x0E (binary 0001_110x) by a weak pull up to
pin GPIO0 during boot time.
● Power Supply
? MIPI D-PHY 1.2 V
? Core, MIPI D-PHY and eDP-PHY 1.1 V
? eDP-PHY: 1.8 V
? I/O: 1.8 V or 3.3 V (all IO pins
must be same power level)
? HPD Output Pad 1.8 V or 3.3 V
● Power Consumption (Typical Condition)
? 126 mW
- Condition: Input 5.4 Gbps eDP 1 lane, Output
DSI port 4 data lane, Full HD@60fps resolution,
24 bpp
● Packaging
? 65-pin FBGA Package with 0.5 mm ball pitch
? 5 x 5 mm2
TC358860XBG供应商...
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
北京芯时代电子科技发展有限公司 |
TC358860XBG |
Toshiba |
19+ |
P-VFBGA65 |
50000 |
价格以询价为主,东芝代理官网可查 |
|
深圳市坤融电子科技有限公司 |
TC358860XBG |
TOSHIBA |
24+ |
BGA65 |
5000 |
原厂授权代理 价格绝对优势 |
|
深圳市汇莱威科技有限公司 |
TC358860XBG |
TOSHIBA |
24+ |
BGA65 |
13500 |
免费送样原盒原包现货一手渠道联系 |
|
深圳市莱克讯科技有限公司 |
TC358860XBG |
TOSHIBA |
最新 |
BGA65 |
6800 |
全新原装公司现货低价 |
|
深圳市拓亿芯电子有限公司 |
TC358860XBG |
TOSHIBA/东芝 |
23+ |
BGA65 |
9000 |
只做进口原装假一罚百 |
|
深圳市创新迹电子有限公司 |
TC358860XBG(GOH) |
TOSHIBA/东芝 |
2021+ |
BGA65 |
9000 |
原装现货,随时欢迎询价 |
|
深圳市航润创能电子集团有限公司 |
TC358860XBG(GOH) |
TOSHIBA/东芝 |
21+ |
BGA65 |
913 |
只做进口原装假一赔十 |
|
深圳市赛尔通科技有限公司 |
TC358860XBG |
TOSHIBA/东芝 |
23+ |
BGA65 |
12800 |
||
深圳市科翼源电子有限公司 |
TC358860XBG |
TOSHIBA |
23+ |
BGA65 |
2620 |
原厂原装正品 |
|
深圳市水星电子有限公司 |
TC358860XBG(GOH) |
Toshiba |
24+ |
65-TFBGA |
40445 |
专注Toshiba品牌原装正品代理分销,认准水星电子 |
TC358860XBG 资料下载更多...
TC358860XBG 产品相关型号
- 9001KA41
- 9001KA42
- 9001KA43
- 9001KA45
- 914CE31-3Q2
- AP3981CS-13
- AP3981D2
- AP3981D2S-13
- AT90S8535
- BM02B-NSHSS-TBT
- BMP21-PLUS
- CMT-9648-85T
- CMT-9648-85T_V01
- CS6375
- CVM78E
- DFE201612E-R33M
- DFE201612E-R47M
- FSP150-AHAN3
- GD25VQ80C
- LMK1C1102
- LMK1C1102DQFR
- LMK1C1102DQFT
- LMK1C1102PWR
- LMK1C1103
- LMK1C1103PWR
- MCP121-195I/TO
- MCP121-195I/TT
- SAWEN942MCM0F00
- Y5AO520004
- ZB6AW3
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
Toshiba Semiconductor 株式会社东芝
东芝半导体(Toshiba Semiconductor)是东芝集团旗下的一部分,成立于1875年,总部位于日本东京。作为全球领先的半导体制造商之一,东芝半导体专注于设计、开发和生产各类半导体解决方案,包括存储器、微控制器、传感器和功率半导体等。 公司产品广泛应用于消费电子、工业自动化、汽车电子、通信和数据中心等多个领域。东芝半导体以其创新的技术和高质量的产品而闻名,致力于推动数字化和智能化的发展,帮助客户满足不断变化的市场需求 东芝半导体拥有强大的研发能力和先进的制造设施,依托于多年的行业经验与技术积累,持续进行技术创新和产品升级,以适应未来电子市场的发展趋势。该公司也注重环境保护和可持续发展